

LTC2931

### **DESCRIPTION** Configurable Six Supply Monitor with Adjustable Reset and Watchdog Timers

## **FEATURES**

- **Simultaneously Monitors Six Supplies**
- **16 User Selectable Combinations of 5V, 3.3V, 3V, 2.5V, 1.8V, 1.5V and ± Adjustable Voltage Thresholds**
- **Guaranteed Threshold Accuracy: ±1.5%**
- **Adjustable Reset and Watchdog Timeout**
- **Low Supply Current: 52μA**
- Comparator/Monitor Output for Each Supply
- Power Supply Glitch Immunity
- Guaranteed  $\overline{\text{RST}}$  for  $V_{CC} \geq 1$  V<br>■ High Temperature Operation t
- High Temperature Operation to 125°C
- 20-Lead TSSOP Package

### **APPLICATIONS**

- Desktop and Notebook Computers
- Multivoltage Systems
- Telecom Equipment
- Portable Battery-Powered Equipment
- Network Servers
- Automotive

The LTC<sup>®</sup>2931 is a configurable supply monitor for systems with up to six supply voltages. One of 16 preset or adjustable voltage monitor combinations can be selected using an external resistive divider connected to the mode select pin. The preset voltage thresholds are accurate to ±1.5% over temperature. The LTC2931 also features adjustable inputs with a 0.5V nominal threshold. All six open-drain voltage comparator outputs are connected to separate pins for individual supply monitoring.

The reset and watchdog timeout periods are adjustable using external capacitors. Tight voltage threshold accuracy and glitch immunity ensure reliable reset operation without false triggering. The RST output is guaranteed to be in the correct state for  $V_{CC}$  down to 1V. Each status output has a weak internal pull-up and may be externally pulled up to a user defined voltage.

The 52μA supply current makes the LTC2931 ideal for power conscious systems and it may be configured to monitor fewer than six inputs.

 $\sqrt{17}$ . LT. LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 6967591, 7239251, 7119714.

### **TYPICAL APPLICATION**

**Six Supply Monitor 12V (ADJ), 5V, 3.3V, 2.5V, 1.8V, 1.2V (ADJ)**



#### **Voltage Threshold Configuration Table**



1

# **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**

**(Notes 1, 2, 3)**





# **ORDER INFORMATION**



Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to[: http://www.linear.com/leadfree/](http://www.linear.com/leadfree/) 

This product is only offered in trays. For more information go to[: http://www.linear.com/packaging/](http://www.linear.com/packaging/)

### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 5V, unless otherwise specified. (Note 3)





### **ELECTRICAL CHARACTERISTICS The** ● **denotes the specifi cations which apply over the full operating**

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 5V, unless otherwise specified. (Note 3)



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into pins are positive, all voltages are referenced to GND unless otherwise noted.

**Note 3:** The greater of V1, V2 is the internal supply voltage (V<sub>CC</sub>).

**Note 4:** Under static no-fault conditions, V1 will necessarily supply quiescent current. If at any time V2 is larger than V1, V2 must be capable of supplying the quiescent current, programming (transient) current and reference load current.

**Note 5:** The output pins  $\overline{\text{RST}}, \overline{\text{WDO}},$  and  $\text{COMP}_n$  have diode protected internal pull-ups to V2 of typically 6μA. However, external pull-up resistors may be used when faster rise times are required or for  $V_{OH}$  voltages greater than V2.



# **TIMING DIAGRAMS**

### **Vn Monitor Timing**



**Watchdog Timing**





# **TYPICAL PERFORMANCE CHARACTERISTICS**







# **TYPICAL PERFORMANCE CHARACTERISTICS**







**Sink Current (RST, WDO, COMPn)**



**COMPn and WDO Pull-Up Current vs V2**

2931 G12

╅╈╫╫

ĦĦ

₩

Η₩



**COMPn Propagation Delay vs Input Overdrive Above Threshold**



**RST Pull-Up Current vs V2**





### **PIN FUNCTIONS**

**COMP5 (Pin 1):** Comparator Output 5. Real-time logic output with weak 6μA pull-up to V2. Pulls high when V5 is above reset threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.

**V5 (Pin 2):** Adjustable Voltage Input 5. High impedance comparator input with 0.5V typical threshold. See Applications Information for details. Tie to V1 if unused.

**COMP3 (Pin 3):** Comparator Output 3. Real-time logic output with weak 6μA pull-up to V2. Pulls high when V3 is above its reset threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.

**COMP1 (Pin 4):** Comparator Output 1. Real-time logic output with weak 6μA pull-up to V2. Pulls high when V1 is above its reset threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.

**V3 (Pin 5):** Voltage Input 3. Select from 2.5V, 1.8V, 1.5V, or ADJ. See Applications Information for details. Tie to V1 if unused.

**V1 (Pin 6):** Voltage Input 1. Select from 5V or 3.3V. See Applications Information for details. The greater of V1 or V2 is also  $V_{CC}$  for the device. Bypass this pin to ground with a 0.1μF (or greater) capacitor.

**CRT (Pin 7):** Reset Timeout Capacitor. Attach an external capacitor  $(C_{RT})$  to GND to set a reset timeout of 2ms/nF. Leaving the pin open generates a minimum delay of approximately 25μs. A 47nF capacitor generates a 94ms reset delay time.

**RST (Pin 8):** Reset Output. Logic output with weak 6μA pull-up to V2. Pulls low when any voltage input is below the reset threshold and held low for the configured delay time after all voltage inputs are above threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.

**WDO (Pin 9):** Watchdog Output. Logic output with weak 6μA pull-up to V2. May be pulled greater than V2 using external pull-up. The watchdog timer is enabled when RST is high. The watchdog output pulls low if the watchdog timer times out and remains low for one reset timeout period. The watchdog output is cleared with a WDI transition or anytime  $\overline{\text{RST}}$  is low. The output will toggle between high and low as long as the watchdog and reset timers are allowed to time out. Leave open if unused.

**WDI (Pin 10):** Watchdog Input. A logic input whose rising or falling edge must occur on this pin (while RST is high) within the selected watchdog time-out period, prohibiting a high-to-low transition on the WDO pin. The capacitor attached to the CWT pin sets the watchdog time-out period. A rising or falling edge on the WDI pin clears the voltage on the  $C_{\text{W}T}$  capacitor, preventing  $\overline{\text{WDO}}$  from going low. Tie WDI to V1 or GND if unused. Tie CWT to GND to disable the watchdog function.

**CWT (Pin 11):** Watchdog Timeout Capacitor. Attach a capacitor  $(C_{WT})$  between CWT and GND to set a watchdog time-out period of 20ms/nF. Leaving the pin open generates a minimum timeout of approximately 200μs. A 47nF capacitor generates a 940ms watchdog time-out period. Tie CWT to GND to disable the watchdog function.

**GND (Pin 12):** Ground.

**VPG (Pin 13):** Threshold Select Input. Connect to an external 1% resistive divider between VREF and GND to select 1 of 16 combinations and/or  $\pm$ adjustable voltage thresholds (See Table 1). Do not add capacitance on the VPG pin.

**VREF (Pin 14):** Buffered Reference Voltage Output. A 1.210V nominal reference used for the mode selection voltage  $(V_{PG})$  and for the offset of negative adjustable applications. The buffered reference can source and sink up to 1mA. The reference can drive a bypass capacitor of up to 1000pF without oscillation.

**V4 (Pin 15):** Voltage Input 4. Select from 1.8V, 1.5V, ADJ or –ADJ. See Applications Information for details. Tie to V1 if unused and configured for positive voltage.

**V2 (Pin 16):** Voltage Input 2. Select from 3.3V, 3V or 2.5V. See Applications Information for details. The greater of V1, V2 is also  $V_{CC}$  for the device. Bypass this pin to ground with a 0.1μF (or greater) capacitor. All status outputs are weakly pulled up to V2.

**COMP4 (Pin 17):** Comparator Output 4. Real-time logic output with weak 6μA pull-up to V2. Pulls high when V4 is above its reset threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.



7

# **PIN FUNCTIONS**

**COMP2 (Pin 18):** Comparator Output 2. Real-time logic output with weak 6μA pull-up to V2. Pulls high when V2 is above its reset threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.

**V6 (Pin 19):** Adjustable Voltage Input 6. High impedance comparator input with 0.5V typical threshold. See Applications Information for details. Tie to V1 if unused.

**COMP6 (Pin 20):** Comparator Output 6. Real-time logic output with weak 6μA pull-up to V2. Pulls high when V6 is above its reset threshold. May be pulled greater than V2 using external pull-up. Leave open if unused.

# **BLOCK DIAGRAM**





#### **Supply Monitoring**

The LTC2931 is a low power, high accuracy configurable six supply monitoring circuit with six real-time monitor outputs, a common reset output and a watchdog timer. External capacitors set the reset and watchdog timeout periods. An external resistive divider between VREF, VPG and GND selects 1 of 16 possible input voltage monitor combinations. All six voltage inputs must be above their predetermined thresholds for the reset not to be activated. The LTC2931 asserts the reset and comparator outputs during power-up, power-down and brownout conditions on any one of the voltage inputs.

#### **Power-Up**

The greater of V1 and V2 serves as the internal supply voltage ( $V_{CC}$ ). On power-up,  $V_{CC}$  powers the drive circuits for the RST pin. This ensures that the RST output will be low as soon as either V1 or V2 reaches 1V. The RST output remains low until the part is configured. Once voltage thresholds are set, if any of the supply monitor inputs is below its configured threshold,  $\overline{\text{RST}}$  will be a logic low. Once all the monitor inputs rise above their thresholds, an internal timer is started and RST is released after the delay time. If  $V_{CC}$  < (V3 – 1.0V) and  $V_{CC}$  < 2.4V, the V3 input impedance will be low (10k $\Omega$  typical).

#### **Threshold Accuracy**

Consider a 5V system with  $\pm 5\%$  tolerance. The 5V supply may vary between 4.75V to 5.25V. System ICs powered by this supply must operate reliably within this band (and a little more as explained below). A perfectly accurate supervisor for this supply generates a reset at exactly 4.75V, however no supervisor is this perfect. The actual reset threshold of a supervisor varies over a specified band; the LTC2931 varies  $\pm 1.5$ % around its nominal threshold voltage (see Figure 1) over temperature.

The reset threshold band and the power supply tolerance bands should not overlap. This prevents false or nuisance resets when the power supply is actually within its specified tolerance band.

The LTC2931 has a  $\pm$ 1.5% reset threshold accuracy, so a "5%" threshold is typically set to 6.5% below the nominal input voltage. Therefore, a typical 5V, "5%" threshold is



**Figure 1. 1.5% Threshold Accuracy Improves System Reliability**

4.675V. The threshold is guaranteed to lie in the band between 4.750V and 4.600V over temperature. The powered system must work reliably down to the low end of the threshold band, or risk malfunction before a reset signal is properly issued.

A less accurate supervisor increases the required system voltage margin and increases the probability of system malfunction. The LTC2931  $\pm$ 1.5% specification improves the reliability of the system over supervisors with wider threshold tolerances.

#### **Monitor Configuration**

Select the LTC2931 input voltage combination by placing the recommended resistive divider from VREF to GND and connecting the tap point to VPG, as shown in Figure 2. Table 1 offers recommended 1% resistor values for each of the 16 modes. The last column in Table 1 specifies optimum  $V_{PG}/V_{RFF}$  ratios ( $\pm$  0.01), when configuring with a ratiometric DAC.

At power-up, once V1 or V2 reaches 2.4V, the monitor enters a setup period of approximately 150μs. During the setup time, the voltage on the VPG pin is sampled and the monitor is configured to the desired input combina-



**Figure 2. Mode Selection**

#### **Table 1. Voltage Threshold Modes\***



\*V5 and V6 are always adjustable (ADJ).

tion. The comparators are enabled and supply monitoring begins. Do not add capacitance to the VPG pin.

#### **Using The Adjustable Thresholds**

The reference inputs on the V3 and/or V4 comparators are set to 0.5V when the positive adjustable modes are selected (Figure 3). The reference inputs on the V5 and V6 comparators are always set to 0.5V. The tap point on an external resistive divider, connected between the positive voltage being sensed and ground, is connected to the high







| $V_{SUPPLY}$ (V) | $V_{TRIP} (V)$ | $R3(k\Omega)$ | $R4$ (k $\Omega$ ) |
|------------------|----------------|---------------|--------------------|
| 12               | 11.25          | 2150          | 100                |
| 10               | 9.4            | 1780          | 100                |
| 8                | 7.5            | 1400          | 100                |
| 7.5              | $\overline{7}$ | 1300          | 100                |
| 6                | 5.6            | 1020          | 100                |
| 5                | 4.725          | 845           | 100                |
| 3.3              | 3.055          | 511           | 100                |
| 3                | 2.82           | 464           | 100                |
| 2.5              | 2.325          | 365           | 100                |
| 1.8              | 1.685          | 237           | 100                |
| 1.5              | 1.410          | 182           | 100                |
| 1.2              | 1.120          | 124           | 100                |
| 1                | 0.933          | 86.6          | 100                |
| 0.9              | 0.840          | 68.1          | 100                |

**Table 3. Suggested 1% Resistor Values for the –ADJ Inputs**



impedance, adjustable inputs (V3, V4, V5, V6). Calculate the trip voltage from:

$$
V_{TRIP} = 0.5 V \cdot \left(1 + \frac{R3}{R4}\right)
$$

In the negative adjustable mode, the reference level on the V4 comparator is connected to ground (Figure 4). The tap point on an external resistive divider, connected between



**Figure 4. Setting the Negative Adjustable Trip Point**



the negative voltage being sensed and the VREF pin, is connected to the high impedance adjustable input (V4). V<sub>REF</sub> provides the necessary level shift required to operate at ground. The negative trip voltage is calculated from:

 $V_{TRIP} = -V_{REF} \cdot \frac{R3}{R4}$  $\overline{\mathsf{R4}}$  ;  $\mathsf{V}_{\mathsf{REF}}$  = 1.210V Nominal

In a negative adjustable application, the minimum value for R4 is limited by the sourcing capability of VREF  $(\pm 1 \text{ mA})$ . With no other load on VREF, R4 (minimum) is:

 $\frac{1.210V}{1mA}$  = 1.210kΩ

Tables 2 and 3 offer suggested 1% resistor values for various positive and negative supply adjustable applications assuming 5% monitor thresholds.

Although all six supply monitor comparators have builtin glitch immunity, bypass capacitors on V1 and V2 are recommended because the greater of V1 or V2 is also the  $V_{CC}$  for the device. Filter capacitors on the V3, V4, V5 and V6 inputs are allowed.

#### **Power-Down**

On power-down, once any of the monitor inputs drops below its threshold, RST is held at a logic low. A logic low of 0.4V is guaranteed until both V1 and V2 drop below 1V. If the bandgap reference becomes invalid ( $V_{CC}$  < 2V typical), the LTC2931 will enter the 150μs setup period when  $V_{CC}$  rises above 2.4V max.

#### **Watchdog Timer**

The watchdog circuit monitors a microprocessor's (μP) activity. The μP is required to change the logic state of the WDI pin on a periodic basis in order to clear the watchdog timer. Whenever  $\overline{\text{RST}}$  is low, the watchdog timer is cleared and  $\overline{WDO}$  is set high. The watchdog timer starts when  $\overline{\text{RST}}$ goes high. Subsequent edges received on the WDI pin clear the watchdog timer. The watchdog timer continues to run until it times out. Once it times out, internal circuitry brings the WDO pin low. WDO remains low for one reset timeout period unless it is cleared by another edge on the WDI pin or  $\overline{\text{RST}}$  goes low. WDO toggles between high and

low as long as the watchdog and reset timers are allowed to time out repeatedly.

To disable the watchdog timer, simply ground the CWT pin (Pin 11). With CWT held at ground, any reset event forces WDO high indefinitely. It is safe to leave the WDI pin unconnected because the weak internal pull-up (10μA typical) pulls WDI high. Tying WDI to V1 or ground is also allowed, but grounding the WDI pin forces the pull-up current to be drawn continuously.

#### **Selecting the Reset Timing Capacitor**

The reset timeout period is adjustable in order to accommodate a variety of microprocessor applications. The reset timeout period,  $t_{RST}$  is adjusted by connecting a capacitor,  $C_{\text{RT}}$ , between the CRT pin and ground. The value of this capacitor is determined by:

$$
C_{\text{RT}} = \frac{t_{\text{RST}}}{2M\Omega} = 500 \left[ \text{pF} / \text{ms} \right] \cdot t_{\text{RST}}
$$

Leaving the CRT pin unconnected generates a minimum reset timeout of approximately 25μs. Maximum reset timeout is limited by the largest available low leakage capacitor. The accuracy of the timeout period is affected by capacitor leakage (the nominal charging current is 2μA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.

#### **Selecting The Watchdog Timing Capacitor**

The watchdog timeout period is adjustable and can be optimized for software execution. The watchdog timeout period,  $t_{WD}$ , is adjusted by connecting a capacitor,  $C_{WT}$ , between the CWT pin and ground. The value of this capacitor is determined by:

$$
C_{WT} = \frac{t_{WD}}{20MS} = 50[pF / ms] \cdot t_{WD}
$$

Leaving the CWT pin unconnected generates a minimum watchdog timeout of approximately 200μs. Maximum watchdog timeout is limited by the largest available low leakage capacitor. The accuracy of the timeout period is affected by capacitor leakage (the nominal charging current is 2μA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.



#### **Supply and Temperature Monitor**

Figure 5 illustrates how to configure the LTC2931 to monitor temperature. Temperature is sensed by a thermistor, RNTC, as part of a voltage divider driving adjustable input V6. Output COMP6 goes low when the temperature is higher than the trip point, and is fed back through RHYST to provide hysteresis.

Assume a thermistor (RNTC) with values RHOT at the upper threshold and RCOLD at the lower threshold. Minimize errors arising from V6 input current (15nA maximum) by choosing RCOLD  $\leq 100k\Omega$ , and to limit the loading on VREF, choose RHOT  $\geq$  1kΩ. RBIAS and RHYST are calculated from:

 $RBIAS = (RHOT/V<sub>RTA</sub>) • (V<sub>RFF</sub> - V<sub>RTA</sub>) = 1.42 • RHOT$  $RHYST = \frac{V1}{V}$ V<sub>rta</sub>  $\bullet$   $\frac{\text{(RCOLD} \bullet \text{RHOT)}}{\text{(DOSL-B) \cdot \text{RHOT}}}$ (RCOLD−RHOT)

V1 is the nominal operating voltage at input V1,  $V_{RFF}$  = 1.210V,  $V_{RTA}$  = 0.5V, and RPU < RHYST. The closest 1% value was chosen for RHYST.

In Figure 5, the trip points are 115°C with RHOT = 11.1k $\Omega$ (COMP6 goes low) and 100°C with RCOLD =  $18.5 \text{k}\Omega$ (COMP6 goes high). A reset is generated in the event of an over-temperature condition. COMP6 (Temp Good) and COMP5 (Power Good) distinguish over-temperature and undervoltage faults.

#### **Five Supply Power-up Sequencer**

In Figure 6, the LTC2931's real-time COMP outputs are used to enable DC/DC converters sequentially. The system is powered by a 12V source.

The system is started when the push-button is pressed and the LTC2950-1 brings the RUN pin of the LTM4600 high. Subsequently, the LTM4600 generates a 5V output which applies power to each of the 4 DC/DC converters.

The LTC2931 is configured to mode 13 (see Table 1). When the threshold is reached on V1, COMP1 pulls high. COMP1 then enables the 3.3V converter first. When the threshold is reached on V2, COMP2 pulls high and enables the 1.8V converter next. When all the converters have been enabled and are good, COMP5 pulls high. RST pulls high 9.4ms after COMP5. Figure 7 shows the power-up sequence of the five supplies and the DONE and  $\overline{\text{RST}}$  outputs.

If the KILL input on the LTC2950-1 does not receive a logic high within 512ms of initial power-up, EN pulls low and the LTM4600 is powered down.

In the event that the external 12V supply drops below 9.6V, COMP6 and RST will pull low. The LTC2950-1 then receives a logic low on the KILL input, which powers down the LTM4600 and the sequencing circuit.



**Figure 5. Supply and Temperature Monitor (5V, 3.3V, 28V, -5.2V, 12V, 115°C)**



12V (9.6V THRESHOLD)



**Figure 6. Five Supply Power-Up Sequencer with Push Button (Watchdog Functions Disabled)**





**Figure 7. Five Supply Power-Up Sequencing (Based on Circuit in Figure 6)**



### **PACKAGE DESCRIPTION**



**F Package 20-Lead Plastic TSSOP (4.4mm)** (Reference LTC DWG # 05-08-1650)



 $6.40 - 6.60*$  $(252 - 0.260)$ 

- 3. DRAWING NOT TO SCALE
- DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH \* SHALL NOT EXCEED .152mm (.006") PER SIDE
- DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD \*\* FLASH SHALL NOT EXCEED .254mm (.010") PER SIDE



15

## **TYPICAL APPLICATION**



**System Reset Generated by Watchdog Timing or Supply Voltage Failure**

# **RELATED PARTS**



